# A Review on Modeling the Channel Potential in Multi-Gate MOSFETs (Ulasan Terhadap Model Keupayaan Saluran dalam Multi-Gate MOSFET)

HOSSEIN MOHAMMADI\*, HUDA ABDULLAH & CHANG FU DEE

#### ABSTRACT

This paper attempts to give a detailed review and provide a complete description on the technology, physics and modeling of various Multi-Gate MOSFETs. It consists of a synopsis of mathematical depiction of the potential distribution along the channel of various MG-MOSFETs which can be made to enable fast computer analysis of device behavior. This serves a link between process technology and circuit design. This review demonstrates that this technology is strongly desired in nanoscale domain and there is a plenty demand for analytical model which can explain the physics and operation of the devices perfectly.

Keywords: Multi-gate SOI MOSFETs; natural channel length; potential distribution; short channel effects

## ABSTRAK

Kertas ini bertujuan untuk memberikan kajian secara terperinci dan memberi penerangan yang lengkap terhadap bidang teknologi, fizik dan model pelbagai berbilang-gerbang MOSFET. Kertas ini merangkumi sinopsis gambaran matematik terhadap pengagihan potensi di sepanjang saluran pelbagai Multi Gate -MOSFET yang boleh menghasilkan sifat peranti untuk analisis komputer berkelajuan tinggi. Hubungan ini menyediakan teknologi proses dan reka bentuk litar. Ulasan ini menunjukkan bahawa teknologi berbilang-gerbang MOSFET amat diperlukan dalam domain berskala nano. Terdapat banyak juga permintaan untuk model analitikal dan ulasan ini boleh menerangkan secara jelas berkenaan fizik dan operasi peranti tersebut.

Kata kunci: Berbilang-gerbang SOI MOSFETs; kesan alur; keupayaan agihan; panjang alur asli

# INTRODUCTION

The motivation behind the microelectronic industry development has been the unique scaling ability of CMOS technology. Since the technology advances, the sizes of electronic components are reduced continuously to shrink the device geometry because of the need to accommodate more transistors on a single chip. As transistors dimension penetrate into the sub-micrometer territory, short channel effects (SCEs) become very detrimental to normal operation of device. In order to suppress this undesired phenomenon, it is necessary to reduce the gate oxide thickness and increase channel doping concentration but the use of a thinner gate oxide increases the capacitance between gate and channel. A higher channel doping concentration reduces charge sharing between the gate and drain in the channel, and it creates a large potential barrier between source and drain (Frank & Taur 1998; Xiong 2008). Consequently, it is obvious that the scaling trend, which is just often based on degrading the physical size, has become more challenging and cannot remain anymore.

Based on the International Technology Roadmap for Semiconductors (ITRS) for every new device generation, at least one new main material or new device structure must be emerged. Consequently, a variety of non-classical devices have been proposed to extend the scalability of devices as far as possible.

Multiple-Gate (MG) such as double, triple and quadruple Gate SOI MOSFETs are a desired candidate to follow the scaling trend of conventional bulk MOSFETs in nanoscale territory, due to their high current driving capability and excellent suppressing of short-channel effects. The superiority of these devices comes from the better control of the channel and carrier confinement enabled by the association of the multiple gates. MG-MOSFETs have been contemplated in high-performance circuits due to these properties. Because various types of MG-MOSFETs have been proposed and investigated, it is attractive to develop an analytical, accurate and efficient model covering all MG structures (Jooyoung & Bo 2009). We begin our analysis from single gate MOSFET and then extend it to Double-gate and Triple-gate. The structure and advantages of these devices will be described. Then the potential distribution along the channel of these devices will be studied and modeled.

## SINGLE-GATE SOI MOSFET

*Structure* Single-gate SOI MOSFETs have been found more useful over their bulk counterparts due to their excellent advantages. These devices are known to have suppressed short-channel effects, lower parasitic capacitances and a higher packing density. The operation of these devices is

generally separated into two distinct regimes of the fully depleted (FD) and the partially depleted (PD) Si film. The operating mode relies on the applied bias, the channel doping concentration and the film thickness (Yu & Kim 2005). Figure 1 shows a typical schematic cross-sectional view of a fully depleted SOI MOSFET.



FIGURE 1. Cross-sectional view of a fully depleted SOI MOSFET

*Model Derivation* Generally the potential distribution profile in the semiconductor body,  $\phi(x,y)$ , is governed by the *Poisson's equation* (Suzuki & Pidin 2003). This is given by:

$$\frac{d^2\varphi(\mathbf{x},\mathbf{y})}{dx^2} + \frac{d^2\varphi(\mathbf{x},\mathbf{y})}{dy^2} = \frac{qN_A}{\varepsilon_{si}} \quad 0 \le \mathbf{x} \le L \text{ and } 0 \le \mathbf{y} \le t_{si},$$
(1)

where  $N_A$  denotes the acceptor doping concentration,  $\varepsilon_{si}$  is the permittivity of silicon,  $t_{si}$  is silicon film thickness and L is device channel length. Also x and y represent the parallel and perpendicular directions to the channel, respectively. According to the *Young's method* (Young 1989) the potential profile in the vertical direction can be approximated by a simple parabolic function which gives an expression of the form,

$$\varphi(x,y) = c_0(x) + c_1(x)y + c_2(x)y^2, \qquad (2)$$

where the coefficients  $c_0(x)$ ,  $c_1(x)$  and  $c_2(x)$  are depended on *x* only. To define these coefficients the Poisson's equation should be solved using the proper set of boundary conditions as follows[Imam, 1993 #1]{Imam, 1993 #1} {Imam, 1993 #1}:

$$\varphi(x,0) = \varphi_f(x), \qquad \varphi(x,t_{si}) = \varphi_b(x)$$

$$\frac{d\varphi(x,0)}{dy} = \frac{\varepsilon_{ox}}{\varepsilon_{si}} \frac{\varphi_f(x) - (V_{GS} - V_{\beta bi,f})}{t_f},$$

$$\frac{d\varphi(x,t)}{dy} = \frac{\varepsilon_{ox}}{\varepsilon_{si}} \frac{(V_{Sub} - V_{\beta bi,b}) - \varphi_b(x)}{t_b} \approx 0,$$
(3)

where  $t_f$  and  $t_b$  denote the gate oxide and buried oxide thickness, respectively;  $\varepsilon_{ox}$  is the dielectric constant of oxide;  $V_{bi}$  is the built-in potential across the source-drain channel junctions;  $V_{GS}$  and  $V_{SUB}$  are gate bias and substrate bias, respectively. Also  $V_{fb,f}$  and  $V_{fb,b}$  are the flat band voltage between the channel and the oxide layers (front oxide and back oxide).

The first and the second boundary condition address the surface potential along the interface of two oxide layers/ silicon film while two next boundary conditions arises from the continuity of the electric flux at the interface of gate/front oxide and buried oxide/silicon film, respectively (Imam & Osman 1993). In this case the electric field at y =  $t_{c}$  is negligible so we set it at zero.

By defining  $\gamma = \varepsilon_{st} / \varepsilon_{ox}$  and  $\varphi_{GS} = V_{GS} - V_{FB}$  and setting the boundary conditions in Eq. (2), the coefficients  $c_0(x)$ ,  $c_1(x)$  and  $c_2(x)$  can be deduced. Consequently, (2) becomes the following expression in which the function  $\phi_f(x)$  is to be solved,

$$\varphi(x,y) = \varphi_f(x) - \frac{\varphi_{GS} - \varphi_f(x)}{\gamma t_{ox}} y + \frac{\varphi_{GS} - \varphi_f(x)}{2\gamma t_f t_{si}} y^2.$$
(4)

By using (4) and (1) and setting y=0, we obtain,

$$\frac{d^2 \varphi_f(x)}{dx^2} - \frac{\varphi_f(x) - \varphi_{GS}}{\gamma t_f t_{si}} = \frac{q N_A}{\varepsilon_{si}}.$$
(5)

Equation (5) can be transformed to the second-order 1D differential equation by considering  $\varphi(x) = \varphi_f(x) - \varphi_{GS}$ +  $\frac{qN_A}{2}\lambda^2$  thus we have:

$$\frac{d^2\varphi(x)}{dx^2} - \frac{\varphi(x)}{\lambda^2} = 0.$$
 (6)

The parameter  $\lambda = \sqrt{\gamma t_{si} t_f}$  is called natural channel length which describes the short channel effects in the device, considering that the current flows along the channel.

Equation (6) can be uniquely solved by considering two boundary conditions which are the potentials at the source (x = 0) and the drain (x = L)

$$\varphi_{Source} = \varphi(x = 0) = V_{bi} - \varphi_{GS} + \frac{qN_A}{\varepsilon_{si}}\lambda^2 ,$$
  
$$\varphi_{Drain} = \varphi(x = L) = V_{DS} + V_{bi} - \varphi_{GS} + \frac{qN_A}{\varepsilon_{si}}\lambda^2 .$$
(7)

Solving (6) using (9) and (10) yields

$$\varphi(\mathbf{x}) = \frac{1}{\sinh \frac{\mathbf{L}}{\lambda}} \left[ \left( V_{bi} - \varphi_{GS} + \frac{qN_A}{\varepsilon_{si}} \lambda^2 \right) \sinh \frac{\mathbf{L} - \mathbf{x}}{\lambda} + \left( V_{DS} + V_{bi} - \varphi_{GS} + \frac{qN_A}{\varepsilon_{si}} \lambda^2 \right) \sinh \frac{\mathbf{x}}{\lambda} \right].$$
(8)

#### DOUBLE-GATE SOI MOSFET

Structure The double-gate MOS transistor has been introduced for the first time by Sekigawa and Hayashi (1984). They evinced that one can obtain considerable reduction of short-channel effects by sandwiching a fully depleted SOI device between two gate electrodes connected together. Using this structure, as shown in Figure 2, a better control of the channel depletion region was achieved and the influence of the drain electric field on the channel was reduced. This means that a short-channel effect was diminished, than in a normal SOI MOSFET. Another important attribute of double-gate MOSFETs is volume inversion which appears in very thin film multigate SOI MOSFETs due to the fact that inversion carriers are not confined near the Si/SiO2 interface, as predicted by conventional device physics, but rather at the centre of the film (Colinge 2008).



FIGURE 2. Cross-sectional view of a symmetric double-gate MOSFET

*Model Derivation* In this structure, electrostatic potential  $\phi$  in the silicon film accords the Poisson's equation same as single-gate model and (1) is still valid.

The boundary conditions in which the continuity of the potential distribution and electric field at the interface of two oxide layers/silicon film (y=0 and  $y=t_{si}$ ) are used (Mohammadi et al. 2011). They are given as:

$$\varphi(x,0) = \varphi(x,t_{si}) = \varphi_s(x), \ \frac{d\varphi(x,0)}{dy} = \frac{\varepsilon_{ox}}{\varepsilon_{si}} \frac{\varphi_s(x) - \varphi_{GS}}{t_{ox}},$$
$$\frac{d\varphi(x,t_{si})}{dy} = \frac{\varepsilon_{ox}}{\varepsilon_{si}} \frac{\varphi_{Sub} - \varphi_s(x)}{t_{ox}},$$
(9)

where  $t_{si}$  and  $t_{ox}$  are the silicon film thickness and oxide thickness, respectively. Using the same parabolic potential profile in y direction, same as single gate MOSFET and applying the above boundary conditions the arbitrary constants  $c_0(x)$ - $c_2(x)$  can then be determined (Tsormpatzoglou & Dimitriadis 2007) and (1) becomes:

$$\frac{\mathrm{d}^{2}\varphi(\mathbf{x})}{\mathrm{d}x^{2}} - \alpha\varphi_{s}(\mathbf{x}) = \beta \text{ with } \alpha = \frac{2\varepsilon_{ox}}{\varepsilon_{si}t_{ox}t_{si} + \varepsilon_{ox}t_{si}x - \varepsilon_{ox}t_{si}x^{2}},$$

$$\beta = \frac{q N_A t_{ox} t_{si} + 2\varepsilon_{ox} \varphi_{gs}}{\varepsilon_{si} t_{ox} t_{si} + \varepsilon_{ox} t_{si} x - \varepsilon_{ox} t_{si} x^2}.$$
(10)

By using boundary conditions as  $\varphi_s(x)|_{y=0} = V_{bi}$  and  $\varphi_s(x)|_{y=L} = V_{bi} + V_d$ , the potential distribution along the channel at the front and the back gate interfaces is obtained as following:

$$\varphi_{s}(\mathbf{y}) = \frac{1}{\sinh \frac{\mathbf{L}}{\lambda_{1}}} \Big[ \big( \mathbf{V}_{bi} + \mathbf{V}_{d} - \mathbf{A}_{1} \big) \sinh \frac{\mathbf{y}}{\lambda_{1}} \big( \mathbf{v}_{bi} - \mathbf{A}_{1} \big) \\ \sinh \frac{\mathbf{L} - \mathbf{y}}{\lambda_{1}} + \mathbf{A}_{1} \sinh \frac{\mathbf{L}}{\lambda_{1}} \Big],$$
(11)

where  $A_1 = \Phi_{gs} - \frac{qN_A t_{si} t_{ox}}{2e_{ox}}$  and  $\lambda_1 = \sqrt{\frac{\varepsilon_{si} t_{si} t_{ox}}{2\varepsilon_{ox}}}$ . (12)

To find a two dimensional function for potential distribution, we need to find the relation between  $\phi_s(x)$  and the potential  $\phi_y(x)$  at a depth y corresponding to a fraction n of the silicon thickness. Setting  $x=t_{si}/n$  in (2) yields,

$$\varphi_{s}(y) = K\varphi_{y}(x) + \Lambda\varphi_{GS} \text{ where } K = \frac{1}{1 + \frac{\varepsilon_{ox}t_{si}(n-1)}{\varepsilon_{si}t_{ox}n^{2}}} \text{ and}$$
$$\Lambda = \frac{1}{1 + \frac{\varepsilon_{si}t_{ox}n^{2}}{\varepsilon_{ox}t_{si}(n-1)}}.$$
(13)

By substituting (13) in (1), we found the following differential equation.

$$\frac{d^{2}\varphi_{y}(\mathbf{x})}{dx^{2}} - m\varphi_{y}(\mathbf{x}) = n \text{ where } m = \frac{2\varepsilon_{ox}}{\varepsilon_{si}t_{ox}t_{si} + \frac{\varepsilon_{ox}t_{si}^{2}}{n} - \frac{\varepsilon_{ox}t_{si}^{2}}{n^{2}}}$$
  
and  $n = \frac{2\varepsilon_{ox}(1 - \Lambda)\varphi_{gs} - qN_{A}t_{ox}t_{si}}{K\left(e_{si}t_{ox}t_{si} + \frac{\varepsilon_{ox}t_{si}^{2}}{n} - \frac{\varepsilon_{ox}t_{si}^{2}}{n^{2}}\right)}.$  (14)

Equation (14) can be solved by using  $\varphi_y(x)|_{x=0} = V_{bi}$ and  $\varphi_y(x)|_{x=L} = V_{bi} + V_d$  and the two-dimensional function for potential distribution along the channel is obtained as follows:

$$\varphi(x,y) = \frac{1}{\sinh\frac{L}{\lambda_2}} \Big[ (V_{bi} + V_d - A_2) \\ \sinh\frac{x}{\lambda_2} (V_{bi} - A_2) \sinh\frac{L - x}{\lambda_2} \sinh\frac{L}{\lambda_2} \Big], \quad (15)$$

where:

$$A_2 = \Phi_{gs} - \frac{qN_A t_{si} t_{ox}}{2\varepsilon_{ox}} - \frac{qN_A (t_{si} - y)y}{2\varepsilon_{si}} \text{ and }$$

$$\lambda_2 = \sqrt{\frac{\varepsilon_{\rm si} t_{\rm si} t_{\rm ox}}{2\varepsilon_{\rm ox}} - \frac{1}{2} t_{\rm si} x - \frac{1}{2} x^2}.$$
 (16)

Here  $\lambda_2$  is the natural length having the same physical meaning as  $\lambda_1$  and represents the distance of penetration of the drain electric field in the channel.

## TRIPLE-GATE SOI MOSFET

*Structure* The *triple-gate MOSFET* is a thin-film, narrow silicon island with a gate that is folded over three sides of the transistor (Lemme et al. 2003). In this structure a substrate region made of silicon with a thick layer of Buried Oxide (BOX), which is placed on the substrate, is used. The source, drain, channel and the gate regions of the device are located on the BOX layer. In other words, the inactive channel region is isolated from the substrate noise (Nirmal & Joy 2012). Due to the presence of the additional lateral gates, the effective gate control of the fin and of the buried oxide (BOX) enhances which reduces DIBL. Also to reduce the mobility degradation, the very lightly doped, or undoped channel is used.

Triple-Gate fully depleted transistors can be fabricated with various body dimensions which were flexible and relaxed compared to single-gate or double-gate devices (Doyle & Boyanov 2003). A typical schematic view of three dimensional Triple-gate is shown in Figure 3.

*Model Derivation* It has been demonstrated that the potential distribution of a surrounding-gate MOSFET can



FIGURE 3. The structure of Triple gate MOSFET

be found by separating the device into a cylindrical gate MOSFET and a symmetric DG MOSFET (Auth & Plummer 1998) as shown in Figure 4.

For triple-gate devices  $\frac{d\phi}{dz} \neq 0$  such that (1) extends to three-dimensional form. It has been demonstrated that the potential distribution of this device,  $\varphi(x,y,z)$ , can be considered as a perimeter-weighted sum of the  $\varphi_a(x,y)$  and  $\varphi_s(y,z)$ , where  $\varphi_a$  and  $\varphi_s$  are the potential distribution of the cylindrical and the symmetric DG MOSFET, respectively (Auth & Plummer 1998). The boundary conditions to (1) are:

$$\frac{d\varphi(x,0)}{dy} = \frac{\varepsilon_{ox}}{\varepsilon_{si}} \frac{\varphi_s(x) - \varphi_{GS}}{t_f} \quad \text{and} \quad \frac{d\varphi(x,t_{si})}{dy} = \frac{\varepsilon_{ox}}{\varepsilon_{si}} \frac{\varphi_{sub} - \varphi_{cS}}{t_f}.$$
(17)

Using the same approach, to the previous step, the surface potential of the asymmetric and symmetric DG MOSFETs is obtained as:

$$\varphi_{a,s}(\mathbf{x},\mathbf{y}) = \frac{1}{\sinh\frac{\mathbf{L}}{\lambda_{a,s}}} \Big[ \big( \mathbf{V}_{bi} + \mathbf{V}_d - \mathbf{A}_{a,s} \big) \sinh\frac{\mathbf{x}}{\lambda_{a,s}} \\ \big( \mathbf{V}_{bi} - \mathbf{A}_{a,s} \big) \sinh\frac{\mathbf{L} - \mathbf{x}}{\lambda_{a,s}} + \mathbf{A}_{a,s} \sinh\frac{\mathbf{L}}{\lambda_{a,s}} \Big],$$
(18)

where,

$$\begin{cases} A_{a} = -\frac{2C_{si}\left(C_{ox}t_{b}\Phi_{gs} + \varepsilon_{ox}\Phi_{sub} - qN_{A}t_{si}t_{b}\right) + 2\varepsilon_{ax}^{2}\Phi_{gs}t_{ax} - qN_{A}t_{si}}{2C_{ox}\left(C_{si}\left(t_{f} + t_{b}\right) + \varepsilon_{ox}\right)} \\ \lambda_{a} = \sqrt{\frac{2\varepsilon_{si}^{2}t_{b}t_{si} + \varepsilon_{si}t_{si}^{2}}{2C_{ox}\varepsilon_{si}\left(t_{f} + t_{b}\right) + \varepsilon_{ox}}} \\ A_{s} = \Phi_{gs} - qN_{A}\frac{\varepsilon_{si}t_{ox}W + \varepsilon_{ox}\left(W - z\right)z}{2\varepsilon_{ox}\varepsilon_{si}} \\ \lambda_{s} = \sqrt{\frac{\varepsilon_{si}t_{ox}W}{2\varepsilon_{ox}} - \frac{1}{2}Wz - \frac{1}{2}z^{2}} \end{cases}$$
(19)



FIGURE 4. Triple-gate separation into two devices

Now we use the factor  $R=W/(W+t_{si})$  to have the perimeter-weighted sum of the two potential distribution (Auth & Plummer 1998):

$$\varphi(x,y,z) = m\varphi_a(x,y) + \frac{\varphi_s(x,z)}{m}.$$
(20)

#### RESULTS

In order to evaluate the presented models, the results of analytical model has been compared with simulation results obtained by ATLAS device simulator and good agreement is achieved. Figures 5 through 7 show the surface potential along the channel for single-gate, double-gate and triplegate SOI MOSFETS, respectively. Symbols correspond to the obtained value from ATLAS and solid lines correspond to the calculated results from the derived model.



FIGURE 5. The profile of surface potential for single-gate



FIGURE 6. The profile of surface potential for double-gate

For all devices we set  $N_A = 10^{16} \text{ cm}^{-3}$  and  $N_D = 10^{20} \text{ cm}^{-3}$ . Single-gate device dimensions are  $t_{si} = 80 \text{ nm}$ ,  $t_{ax} = 10 \text{ nm}$  and L = 250 nm and double-gate device dimensions  $t_{si} = 80 \text{ nm}$ ,  $t_{ax} = 10 \text{ nm}$  and L = 10 nm for. The dimensions of the triple-gate are  $t_c = 1 \text{ nm}$ ,  $t_b = 100 \text{ nm}$ ,  $t_{si} = 5 \text{ nm}$ , W



FIGURE 7. The profile of surface potential for triple-gate

= 5 nm and L = 10 nm. The applied voltage at all gates is  $V_g = 0.2$  V and at the drain voltage is  $V_d = 1$  V. The results indicated that the natural channel length

The results indicated that the natural channel length and accordingly short channel effects will be reduced when the number of gates increases. Also in all of these devices, the short channel effect can be diminished by decreasing the oxide thickness and silicon film thickness. Moreover natural channel length can be used to calculate the maximum amount of silicon film thickness and with of device for avoiding short channel effects.

#### CONCLUSION

In this paper, we reviewed the structure of MOSFETS from single-gate to double-gate and triple-gate SOI MOSFETS. An allied strategy for modeling of single-gate and various multi-gate MOSFETs has been presented. The analytical solution of potential distribution for these devices is achieved based on the solution of Poisson's equation using proper boundary conditions. The good agreement between the calculated values from models and the results of simulation is achieved. It shows the multi-gate SOI devices are beneficial over their single-gate counterparts in term of short channel.

#### REFERENCES

- Auth, C.P. & Plummer, J.D. 1998. A simple model for threshold voltage of surrounding-gate MOSFET's. *IEEE Transactions* on *Electron Devices* 45(11): 2381-2383.
- Colinge, J. 2008. The new generation of SOI MOSFETs. *Romanian J. Inf. Sci. Technol* 11(1): 3-15.
- Doyle, B. & Boyanov, B. 2003. Tri-Gate fully-depleted CMOS transistors: Fabrication, design and layout. Digest of Technical Papers. Symposium on VLSI Technology, USA.
- Frank, D.J. & Taur, Y. 1998. Generalized scale length for twodimensional effects in MOSFETs. *Electron Device Letters*, IEEE 19(10): 385-387.
- Imam, M.A. & Osman, M.A. 1993. Modelling the threshold voltage of short-channel silicon-on-insulator MOSFETs. *Electronics Letters* 29(5): 474-475.

- Jooyoung, S. & Bo, Y. 2009. A review on compact modeling of multiple-gate MOSFETs. Circuits and Systems I: Regular Papers. *IEEE Transactions on Electron Devices* 56(8): 1858-1869.
- Lemme, M., Mollenhauer, T., Henschel, W., Wahlbrink, T., Gottlob, H., Efavi, J., Baus, M., Winkler, O., Spangenberg, B. & Kurz, H. 2003. Subthreshold behavior of triple-gate MOSFETs on SOI Material. *Solid State Electronics Letters* 48(4): 529-534.
- Mohammadi, H., Abdullah, H., Dee, C.F., Menon, S. & Majlis, B.Y. 2011. A new analytical model for lateral breakdown voltage of double-gate power MOSFETs. 2011 IEEE Regional Symposium on Micro and Nanoelectronics (RSM).
- Nirmal, D. & Joy, D. 2012. Low power analysis of Triple Gate MOSFETs. 2012 International Conference on Devices, Circuits and Systems (ICDCS), India.
- Sekigawa, T. & Hayashi, Y. 1984. Calculated threshold-voltage characteristics of an XMOS transistor having an additional bottom gate. *Solid-State Electronics* 27(8): 827-828.
- Suzuki, K. & Pidin, S. 2003. Short-channel single-gate SOI MOSFET model. *IEEE Transactions on Electron Devices* 50(5): 1297-1305.
- Tsormpatzoglou, A. & Dimitriadis, C.A. 2007. Semi-analytical modeling of short-channel effects in Si and Ge symmetrical double-gate MOSFETs. *IEEE Transactions on Electron Devices* 54(8): 1943-1952.
- Xiong, W.W. 2008. Multigate MOSFET Technology. In *FinFETs* and Other Multi-Gate Transistors, edited by Colinge, J-P. New York: Springer.

- Young, K.K. 1989. Short-channel effect in fully depleted SOI MOSFETs. *IEEE Transactions on Electron Devices* 36(2): 399-402.
- Yu, Y.S. & Kim, S.H. 2005. All-analytic surface potential model for SOI MOSFETs. *Circuits, Devices and Systems, IEE Proceedings* 152(2): 183-188.

Hossein Mohammadi<sup>\*</sup> & Huda Abdullah Department of Electrical, Electronic and Systems Engineering Faculty of Engineering Universiti Kebangsaan Malaysia 43600 UKM Bangi, Selangor Malaysia

Chang Fu Dee Institute of Microengineering and Nanoelectronics (IMEN) Universiti Kebangsaan Malaysia 43600 UKM Bangi, Selangor Malaysia

\*Corresponding author; email: h.mohammadi@eng.ukm.edu.my

Received: 25 April 2013 Accepted: 23 January 2014